|
本帖最后由 lvsy 于 2014-4-16 10:05 编辑
4 w4 Y) a9 G. q# o y
* w# d# q' W+ g5 }4 n) w可以!对于Altera的FPGA,JTAG接口不是VCCIO供电的,它有专用的电源VCCPD,VCCPD的电压不能小于VCCIO。5 u- ~: S( X% a* x
* F1 u/ W# S8 E/ H
如果是xilinx的FPGA,7系列也是可以的。设置CFGBVS管脚,接GND。
/ R J6 a7 |% E
6 n# a' v: }: b6 DThe 7 series devices support configuration interfaces with 3.3V, 2.5V, 1.8V, or 1.5V I/O. The
6 h, M: W: `# r5 Hconfiguration interfaces include the JTAG pins in bank 0, the dedicated configuration pins
4 f- x; T! D9 @! q; Xin bank 0, and the pins related to specific configuration modes in bank 14 and bank 15. To, t& R( q/ a/ D8 J* P
support the appropriate configuration interface voltage on bank 0, bank 14, and bank 15,
7 u" v- r' F. t+ h4 {6 H" Ethe following is required:
) O S1 N% Z; D" F* W+ h* B; q• The configuration banks voltage select pin (CFGBVS) must be set to a High (VCCO_0)
' J1 e; i* y& J/ m. Tor Low (GND) in order to set the configuration and JTAG I/O in banks 0, 14, and 15
+ W$ ]1 ? b: z4 [. ?/ Y3 {) ifor 3.3V/2.5V or 1.8V/1.5 operation, respectively. When CFGBVS is set to Low for. I' V! X9 {" i6 ^0 d! u; o% u
1.8V/1.5V I/O operation, the VCCO_0 supply and I/O signals to bank 0 must be 1.8V$ K4 ]. u$ A9 ?. ^( X
(or lower) to avoid device damage. If CFGBVS is Low, then any I/O pins used for
5 A4 P; @. f6 x* }0 I8 aconfiguration in banks 14 and 15 must also be powered and operated at 1.8V or 1.5V.2 G$ S- M& o. ]" t9 Y
|
|