|
*PADS-ECO-V9.2-MILS** I& }% E( M7 x! v3 ?6 @) D. k! U
*REMARK* old file: C:\PADS Projects\ppcbnet.asc
- w2 T. p0 t( s. _*REMARK* new file: C:\PADS Projects\padsnet.asc
& o" a, O$ |$ Q6 b$ }# V3 r*REMARK* created by ECOGEN (Version 6.4v) on 2012/6/19 9:34:32+ t; {& { P/ B! Z
*DELPIN*) L3 h m! h H1 {+ Y
U33.19 NSRAMA17
/ i R3 A2 o7 }9 P2 |& hU33.20 NSRAMA16/ }2 x3 I) I9 O2 h/ s) v
U7.A10 NSRAMA176 l# R2 E7 s. K/ i& m
U7.B10 NSRAMA16
+ _& r$ U c8 c1 H" m*CHGPART*1 T# D/ \- u* n- |
C130 CAP0603@0603 CAP0603@0402
1 w M5 N' c) ]% V5 cC132 CAP0603@0603 CAP0603@0402' ?3 q( T1 `; h
C136 CAP0603@0603 CAP0603@04026 m+ R# g# T. x7 T* f& S Q
*NET*
3 K, {) g' K# t! {& ?' h*SIGNAL* A_+3.3V5 r& D1 e [' M& X3 M3 R8 [
D2.1* m9 h, C% E6 D' f5 M1 \: `# l% L
*SIGNAL* A_VEDIOB_A2 X* y c% m. J$ u6 h5 ~! p
R20.2
- m, w* ?# _& @*SIGNAL* A_VEDIOR_A2 p6 W; }$ s* W- H' C; d1 g
R22.23 ~: I9 @# x9 c* Q# u5 I) |3 h( U
*SIGNAL* FPGA_REST#) I- `: t/ s6 d g. A
D2.26 S- R1 \! y. O1 Y( r3 O# t
*SIGNAL* NSRAMA16
' p1 ]! j" i! S3 C$ j7 VU33.20 U7.A10& |, T! x- Z- ]+ V5 f- x$ Z
*SIGNAL* NSRAMA17& s! ?5 k% R4 Q; L9 ]. p3 J
U33.19 U7.B10
0 Y( x, g0 R) O# J6 g" x' w' h0 |5 A! z3 z3 t
*DELETE_GENERAL_RULES* HIGH_SPEED
- g1 M2 |: i2 d: ~
/ \) B9 }7 o" P) `* oHIERARCHY_OBJECT NET:NSRAM2_D33 K, I- }; G* Z9 E6 Y9 W( f
6 q+ [+ w% ?. ^4 b*CREATE_GENERAL_RULES* HIGH_SPEED* e" g* j, e- q
! q I6 ^# }/ t4 e% J g7 UHIERARCHY_OBJECT NET:NSRAMA9! v: ^: }! }5 X6 V4 @
HIERARCHY_OBJECT NET:NSRAMA81 K' E9 R7 k5 F- d2 S3 |
HIERARCHY_OBJECT NET:NSRAMA7
8 {0 _2 A" Q; _$ T4 U: r7 qHIERARCHY_OBJECT NET:NSRAMA6
, Q; z, [6 D o1 Y, l4 P2 H, [( F8 yHIERARCHY_OBJECT NET:NSRAMA5
% }+ t/ Q. A/ @5 }& R# v: qHIERARCHY_OBJECT NET:NSRAMA4
9 T t% l S& z' `8 JHIERARCHY_OBJECT NET:NSRAMA3
% ~) {" l u0 P. ^2 H3 vHIERARCHY_OBJECT NET:NSRAMA2) B( r% c5 b ^6 w$ L( S
HIERARCHY_OBJECT NET:NSRAMA19
5 A4 W: B% r" ?2 d; ]2 t% Y! UHIERARCHY_OBJECT NET:NSRAMA18
( ?) U, D3 S9 c/ r! jHIERARCHY_OBJECT NET:NSRAMA17' c( l6 R# v3 }& o7 u8 z7 E
HIERARCHY_OBJECT NET:NSRAMA16
" H% G$ H9 N# j- mHIERARCHY_OBJECT NET:NSRAMA15
' B, D$ R9 C0 g/ j. t* P+ PHIERARCHY_OBJECT NET:NSRAMA148 d) I) |$ g2 J: e# t/ _
HIERARCHY_OBJECT NET:NSRAMA138 I) A% X3 ^. n" ]' i, z
HIERARCHY_OBJECT NET:NSRAMA12
1 W; z" o8 t. N kHIERARCHY_OBJECT NET:NSRAMA11
* W; Y. ?, [4 k7 r$ I8 [2 UHIERARCHY_OBJECT NET:NSRAMA105 F% i2 g% _$ ], Y+ M
HIERARCHY_OBJECT NET:NSRAMA1
) B2 B6 ~9 C: k" U( |4 VHIERARCHY_OBJECT NET:NSRAMA0# A7 ]& M- f$ f1 @9 m# O0 T, A0 c% L H
MIN_LENGTH 0.000000
0 R% r' u r4 A( P6 @MAX_LENGTH 448000.000000
6 t, t0 v% \# s" V m; S% LSTUB_LENGTH 0.000000. L. u9 N e7 z0 |
PARALLEL_LENGTH 1000.000000! u* i$ D# ~) I' H" s
PARALLEL_GAP 200.000000* \8 @; ~" s9 f% D3 L6 W/ i+ l
TANDEM_LENGTH 1000.000000
! Y$ s, w+ \, ]& U; LTANDEM_GAP 200.000000
3 q; _/ `6 u; O6 nMIN_DELAY 0.000000; d# N7 v, [1 v" O
MAX_DELAY 10.000000, B: u1 j% \$ K- x# K- s
MIN_CAPACITANCE 0.0000003 i& ?) N5 W" o J3 W
MAX_CAPACITANCE 10.000000
# e! ?9 `- @1 \! ~MIN_IMPEDANCE 50.000000
4 A) C9 r0 C/ [; H- H4 z' u( iMAX_IMPEDANCE 150.0000006 W0 c$ ^) ~2 m! R
SHIELD_NET OFF1 o5 q2 `! Y3 T c: Z" [4 e
SHIELD_GAP 200.000000* j5 K$ l$ c5 V5 G2 W
MATCH_LENGTH ON
5 r( A' @4 j3 T$ hMATCH_LENGTH_TOLERANCE 200.000000
% v: h7 E# a+ p( v' x- qAGGRESSOR OFF2 R# }! b1 k. u* Z7 P6 c
+ L& I1 O2 A+ |4 l) t
*DELETE_GENERAL_RULES* HIGH_SPEED9 @" E3 n" M+ B( P
! L$ k8 u: f9 U% z5 v' ^
HIERARCHY_OBJECT NET:NSRAMA16- ?/ ~1 b% Z8 w& y b
HIERARCHY_OBJECT NET:NSRAMA17% s: ~' x0 K$ \- u5 ?
% m: j! |$ e8 w4 _8 s- W' m8 g
*REMARK* Deleted pins: 4, Added pins: 83 H% {4 l1 E. c& d& d1 ^. \) G
*END*
' \% I) S3 x6 g/ \这是完整的结果 |
|