|
|
PCIe Gen 3, DisplayPort 1.2, USB 3.0, and SATA 6 Gbit/s PCB Layout General Rule0 Z/ H: T5 x% [. m8 ^7 R$ Z! E z
& M( D2 J j" a- Maintains 50 Ω ± 15 % single-ended and 100 Ω ± 20 % differential impedance.
- The differential pair must be routed symmetrically.
- The length mismatching within the differential pair should be less than 5 mils (0.127 mm).
- Do not route high speed signals over any plane split; avoid any discontinuities in the reference plane.
- Avoid any discontinuity for signal integrity.
- Differential pairs should be routed on the same layer.
- The number of vias on the differential traces should be minimized.
- Test points should be placed in series and symmetrically.
- Stubs should not be introduced on the differential pairs." }# Q0 r5 g( m2 ~0 U+ u0 Q$ K
?# J; x% Q6 Z* j2 y( _! w& I. m
" E5 V( c/ o. O, e7 S
|
|