|
EDA365欢迎您登录!
您需要 登录 才可以下载或查看,没有帐号?注册
x
http://pan.baidu.com/s/1eQl7md87 ^& i/ c8 e0 x
DATE: 02-14-2014 HOTFIX VERSION: 023
& |* v4 j' C- z& G" x* S. ?. F===================================================================================================================================
; h. _- r# b0 @+ e- ]CCRID PRODUCT PRODUCTLEVEL2 TITLE3 L8 _0 E( e% K; y4 o
===================================================================================================================================/ q# O: j' h3 k5 n) R
1120183 F2B DESIGNVARI Variant Editor Filter returns incorrect results.
: \* O4 m- K& h2 o& k7 V' E1202715 SPIF OTHER Objects loose module group attribute after Specctra
7 F3 Y/ @* C ]$ I8 i {8 o: C1203443 ADW LRM LRM takes a long time to launch for the first time7 O' ]) W$ r r3 y+ q# g' d$ w
1207204 concept_HDL CORE schematic tool crashed during save all, _2 W6 s. [, i4 p" Y
1222101 CONCEPT_HDL CORE Pins are shorted on a block by the Block's title delimiter
5 O8 W6 o2 B' M$ X1223709 FSP FPGA_SUPPORT Need FSP model of Altera 5AGZME3E3H29C4 FPGA8 u `7 e( r! d# j$ m' @! Z
1224025 allegro_EDITOR INTERFACES The 3D viewer when working on a brd file shows package placed on BOTTOM side of my board while it is present on TOP side8 y1 C, Y: r8 l. [" D
1225591 F2B PACKAGERXL Aliased net signals starting with equals sign are not resolved correctly in cmgr
2 b) [4 [ y, H5 D1226480 ALLEGRO_EDITOR EDIT_ETCH Routing time is took to double increase when using the Add Connect because DRC is Allowed.
$ t6 d% i% S/ A) c8 f5 s! x2 T$ L1229234 FLOWS PROJMGR Can't open the part table file from Project Setup: A; w$ @/ Y: \3 R0 L7 q, S5 o
1229555 ALLEGRO_EDITOR ARTWORK IPC-2581 not recognizing pin offsets correctly.
6 T6 N0 a" Y p$ `, v( D' M1229610 FSP FPGA_SUPPORT New FPGA device request - Altera Cyclone V ST: 5CSTFD6D5F31I7
& Z# x5 j' u9 b& m/ n1229664 ALLEGRO_EDITOR SHAPE Shape not voiding different net pins causing shorts with no DRC's) P# [; k" D( T! n
1232601 ALLEGRO_EDITOR MANUFACT Cannot add test point to via on trace.
9 y3 W" J3 a* Q! M* \1232772 ALLEGRO_EDITOR DATABASE When applying a place replicate module Allegro crashes! i/ c' a1 J- g
1233216 SIP_LAYOUT DIE_ABSTRACT_IF Allow more than 2 decimal places for the shrink facor in the add codesign form
6 r4 L' j* x$ p }, ~1233690 PDN_ANALYSIS PCB_STATICIRDROP PDN IRDrop: Mesh mode in Report is incorrect.( W: q0 C) T/ \3 ^, |9 K5 ^1 i
1233977 ALLEGRO_EDITOR INTERFACES single shape copied and rotated fails to create when importing IDX+ Q8 I6 \) _, V& Q, f7 |
1234357 SIP_LAYOUT SCHEMATIC_FTB DSMAIN-335: Dia file(s) error has occurred.' A# n% z+ H/ a0 E4 R+ K2 r% }
1234450 ALLEGRO_EDITOR INTERFACES clines, pads, etch shapes to be at the same level with the board when viewed in STEP viewer.5 A- J( k. A; z F+ D8 c2 w" P, z7 t
1235587 Pspice MODELEDITOR PSpice Model Import Wizard does not display symbol graphics for DE-HDL Symbol5 w- f2 V* i, Q& u$ U
1236571 ALLEGRO_EDITOR GRAPHICS Allegro display lock up and panning issues% g$ J& t7 S2 @7 s& k1 s
1237415 ALLEGRO_EDITOR INTERFACES Multidrill pad is exported with single Drill in the STEP File
2 R( ?( J9 h& j7 r. P5 o+ L% o: t1237807 ALLEGRO_EDITOR SCHEM_FTB The line feed code of netview.dat |
|