|
EDA365欢迎您登录!
您需要 登录 才可以下载或查看,没有帐号?注册
x
最近在做有关FPGA的仿真,在ISE中约束管脚和电平后,生成IBIS模型,可是仿真时出问题,拓扑结构能够提取出来,但是仿真时提示"cycle.msm does not exist"tlsim里面内容如下:/ @+ W; X; f$ x0 `8 m- z& P$ H
**** Tlsim command line **** q6 L1 A2 `2 }) C |
tlsim -e 2.000000e+001 -r 0.200000 -o waveforms.sim -dl delay.dl -dst distortion.dst -log tlsim.log -ocycle cycle.msm main.spc5 d- h: v: x, V7 ^0 f D. l
5 ]8 N. D; B% e# n, z: g8 s* R, |
*********************************************************/ y# Z5 C( ?8 h6 F1 Q
Failed To Compile SubCircuit xUHF==RECEIVER_icn_ckt 1 UHF==RECEIVER_icn_ckt
; A. _" C$ y- t$ _* A, d
! }5 c, `7 L4 N# s+ h% v+ o
O7 ~, @& i" D/ v, [* k*********************************************************
8 g( S7 {( B T. }6 R" z- F/ x H" C, y
*********************************************************- x! G, Q0 c6 R5 r1 U
ABORT:The Circuit is Empty # B* {6 T3 S9 I6 r
! i% W8 G m1 x5 y7 j9 [$ v {6 g9 e7 a" R
2 V# l0 [! R; d" G
9 s' _% f* d6 }" V在audit所仿真的网络时,有错误:# i. S4 r. n$ I, p) h+ l5 f- w
ERROR >> Pin(s) with conflict between PINUSE property
# w+ t% A! I; a3 x: k) X and signal_model parameter in IbisDevice pin map :
) b/ {' g/ y0 a! S7 Q Pin Component Pin Use Signal Model Design
4 i, }' e) F# N) T4 s0 F, I --- --------- ------- ------------ ------
8 q' s* Q) v5 ~( z8 i B4 U11 NC SPARTAN6_PINASSIGN_LVDS_33_TB_25 UHF==RECEIVER
5 |& K" f4 B2 W& d' f0 ?
4 Z! j5 I' b( M6 U
6 k1 j7 z" m- }& f请各位大侠帮忙!!!多谢!!!
) E' q3 G) F0 N2 \' ^6 t |
|