TA的每日心情 | 衰 2019-11-19 15:29 |
---|
签到天数: 1 天 [LV.1]初来乍到
|
EDA365欢迎您登录!
您需要 登录 才可以下载或查看,没有帐号?注册
x
各位大佬好,我在做一个基于FPGA的高数数据采集与处理的系统,用的8位数据采集卡,初步处理后得到16位有符号数据,在接入通过fpga的滤波器ip核设计的低通滤波模块时,编译无错误无警告,但是modelsim仿真时显示以下警告:
9 @# S9 d9 ~9 q' o' Y" k$ S; j+ K+ a% b: r( y# r* L
5 W6 {3 ]0 k- e( {" F
# ** Warning: (vdel-134) Unable to remove locked optimized design "_opt". Locker is zhangguangchen@DESKTOP-A0KG7CR.#
+ T9 A' m8 |6 H# u. \# ** Warning: (vdel-134) Unable to remove locked optimized design "_opt1". Locker is zhangguangchen@DESKTOP-A0KG7CR.
- X1 {# q, l+ B. V$ C# 7 j) c1 y- o3 @) I
# ** Warning: (vdel-134) Unable to remove locked optimized design "_opt2". Locker is zhangguangchen@DESKTOP-A0KG7CR.
* W: |- [8 B8 N$ D
1 b0 ]. O4 ?0 }8 i8 T! J* e$ U$ F" n- ]$ f$ r
- x2 f" W, h, ?* X$ q3 j, A* {& ~
$ k' }$ U# C$ E/ ~( [# add wave *
, {5 z7 ~, |9 Y" j" M9 I) a4 Q# ** Warning: (vsim-WLF-5000) WLF file currently in use: vsim.wlf0 ]: C2 z. @" p* {3 a6 g
# , H+ T9 Y* y, w0 H1 U
# File in use by: zhangguangchen Hostname: DESKTOP-A0KG7CR ProcessID: 8456+ ~0 V& W9 L/ C7 V
#
+ {: H6 `* _1 P# t- h: M# Attempting to use alternate WLF file "./wlftx9zv6h".
" e6 H, x8 q6 x4 t+ B& u9 \0 ~# ** Warning: (vsim-WLF-5001) Could not open WLF file: vsim.wlf0 I, B: E4 t5 J1 E5 S
#
5 _; W$ |* J7 H; }8 c, R# Using alternate file: ./wlftx9zv6h: i% P4 C$ u' I6 E- W$ D* S
9 q) [0 j6 }: [6 Y* N7 ?: c. ]4 O
: R, F6 [0 C$ S; f$ q3 h$ ?: S
而且滤波器输出数据一直为0,在网上很少看到此类问题的解释,求指导的哥哥姐姐指导以下,不胜感激
# N, @0 D. I& m) p7 h3 d. _9 r% r; U- j6 {3 H: N/ m
; `7 I: X5 h5 w7 k2 l: A" y. ^4 ~! q+ y5 D& U" M
3 m& h7 Q2 `2 x' x4 a
5 c0 a1 Z9 A j1 `
. O* L: Z* U) O+ I
( _7 t& X# Y! `
3 l- X0 R1 t1 W* @8 o
& q$ ^1 t$ r$ ?, t: d: @5 ]) I, v7 t$ J
& M2 u3 ~+ D* N5 J/ V2 V, Z+ g* X1 O
' p. D3 e Y2 k5 Q: _7 f' I( F6 J# G3 C$ ]
. g, I& v: a4 P. \+ \7 X
( {' K" y$ i5 {: `( j, i; H2 c- [4 j7 P7 |+ `) U" O2 t. Y. M. u& z
0 ~( j4 F3 O$ W" |3 q' J! r
( p2 a( N: Y/ @( l |
|